# Novel Design Method for ~GHz DAC & Automated Design Program ~GHz DA コンバータの新設計手法と自動設計

Mitsutoshi Sugawara<sup>\*12</sup>, Kenji Mori<sup>12</sup>, Masaya Miyahara<sup>1</sup>, Akira Matsuzawa<sup>1</sup> (<sup>1</sup>Tokyo Institute of Technology, <sup>2</sup>JST CREST) 菅原 光俊<sup>\*12</sup> 盛 健次 <sup>12</sup> 宮原 正也 <sup>1</sup> 松澤 昭 <sup>1</sup> (<sup>1</sup>東京工業大学, <sup>2</sup>JST CREST)

We are developing an automated design tool for D-to-A converters (DACs) up to GHz operation by using knowledge-based technique. First of all, we propose a best-performance layout structure. Then we have developed element size calculation methodology and automated layout methodology. Our prototype program has generated 9bit R-DAC layout and schematic into 0.003mm<sup>2</sup> on 65nm CMOS process within 1mimite.

**キーワード**: DA コンバータ,アナログ,自動設計,レイアウト・ドリブン,ナレッジ・ベース (Keywords: D-to-A converter, analog, automated design, layout-driven, knowledge-based)

## 1. Introduction

Even though digital designs after HDL have been fully automated, still many analog designs are handcrafted especially leading edge ADCs and DACs. In a decade of 1990, many analog automated design tools are proposed by using hierarchal analog design methodologies<sup>(1)(2)(3)(4)</sup>, however they couldn't get big successes.

Hierarchy design means that architecture  $\rightarrow$  circuit  $\rightarrow$  layout in Fig.1<sup>(1)</sup>. Fig.2<sup>(2)</sup> shows that layout design was required a lot of constraints from higher level design, and layout design process has iteration loops to meet the constraints including size requirement.

Typical layout engineer can only generate cells by using a cell generator in a layout tool, then put them and



Fig.1 previous automated mixed signal design methodology

route them as an example in Fig.3a and 3b <sup>(5)</sup>. He can give LPE result to circuit engineer. As every analog engineer knows that post layout can only guarantee final performance, layout engineer is given the lowest priority or less design freedoms. Even though iteration path form layout design to circuit or architecture design is figured out in Fig.1, previously layout engineers never initiate the best circuit or architecture designs.

### 2. Proposed novel layout-driven design method

Our design targets are always high-end, and post layout is very important. Thus our approach is to give layout the first priority. First, we tried to reduce worthless ("muda" in Japanese) individual isolations, wires, shields, dummies, etc. as many as possible, by not



Fig.4 proposed "sub-micron slice" design for DACs



Fig.2 a previous automated layout methodology



1. C1=20fF. C2=40fF. C3=80fF. C4=160fF....

- 2. S1 NMOS W/L=2um/Lmin, S2=x2, S3=x4, S4=x8, ...
- 3. S1 PMOS W/L=2um/Lmin, S2=x2, S3=x4, S4=x8, ...
- 4. Separate each capacitors or shield.
- Separate between capacitors and digital block or shield.

•

Fig3a a previous C-DAC schematic and layout constraints



Fig.3b previous C-DAC layout example

using a cell generator. Actually "muda" was necessary evils.

Now we have reached "sub-micron wide slice design" in deep sub-micron CMOS process, shown in Fig.4 instead of Fig.3b.

Because one of nodes of capacitors is connected together to T1 in Fig.2a, no isolation is needed between them. The other nodes of the capacitors will be connected to either T2 (+Vref) or T3 (GND) through switches, why shields are needed between them? We propose unit capacitor width is adjusted to keep same pitch as switches in below columns.

As one side of each switch is connected to either common +Vref or GND, we have laid them with common source structure, connected together through upper metal layers, to reduce isolations and source areas. Pitch or length of 4 gate transistor should be less than 1µm in deep sub-micron CMOS processes. Due to same pitch, the wires between drains and capacitor are straight and less than 1µm. Stray capacitance and resistance are also significant lower than previous design like Fig.3a. Less stray capacitances give us higher speed and lower power consumption than previous designs. We reported <sup>(5)</sup> other slice structures with MIM capacitors and resistors.

We are also proposing to lay switch control logic out in same pitch. The slice layout rule is that both sides are source nodes. Fig.5 includes thermometer coding logic are located next to each switch, then digital wire lengths between them are 1µm or shorter. No more wire bundle areas are needed between logic block and switch block. In the other words, thermometer control can be realizes with small overhead in addition to binary control. Wires which connect common sources over the transistors with higher metals are not shown in Fig.5. As other logic example, we have reported D flip plop laid in the area <sup>(5)(6)</sup>.

The proposed layout structure makes following benefits. We place the slices as tiles, therefore highly regularity with dummies acting shields located only at both ends. Everything in the tiles are same at least analog portions, therefore highly matching is available. No more shield is required if differential. In a case of single-end, top-side only needs shield. Wires on digital portion may be modified at slice by slice.

Again, the sub-micron slice layout structure earns significant lower stray capacitance and resistance without shield losses, then it has higher speed and lower



Fig.5 proposed "sub-micron slice with logic" design for DACs

power performances and smaller size than our previous leading edge DACs <sup>(7)</sup>.

## 3. Proposed element size calculation methodology

Based on above sub-micron slice layout structure, we can select binary control, thermometer control, or their sub-ranging combination. We introduce a variable n as thermometer control for top n bit, including n=0.

We put a given DAC bit number b, and a given unit capacitor or resistor value. Sometimes output capacitance or resistance may be given, in the cases unit capacitor is  $x2^{n}$  or unit resistance is  $x2^{n}$ .

Unit MIM capacitor size  $L_c$  and  $W_c$  in Fig.5 is calculated by allowable error vs standard deviation and unit value;

 $\label{eq:constraint} \begin{array}{l} m \; / \; 2^{b \cdot n} = k \; * \; pelgrom\_coef \; / \; sqrt(L_c \; * \; W_c) \\ C = \epsilon \; * \epsilon_0 \; * \; L_c \; * W_c \; / \; d \end{array}$ 

Here, m and k are margins, and default values are m = 1/4, k = 4. Bigger ( $L_c*W_c$ ) in above 2 equations is survive. W<sub>c</sub> is determined by slice pitch p. The calculations have no iterations.

As we have reported  $^{(8)}$  for R-DAC, unit resistor area  $(L_R \, \ast \, W_R)$  and value are calculated as

$$\begin{split} & m / 2^{b \cdot n} = k * pelgrom\_coef / sqrt(L_R * W_R) \\ & R = \rho_s (L_R + \Delta L) / (W_R + \Delta W) + 2Rc \end{split}$$

 $L_{R}$  and  $W_{R}$  are calculated from the equations without iterations.

Each switch on-resistance should be lower than allowable error of unit impedance at the highest operating frequency (~GHz). Here,  $L_{swn}$  and  $L_{swp}$  are set minimum length at analog use, and  $W_{swn}$  and  $W_{swp}$  are calculated by  $\beta_n$ ,  $\beta_p$ , and said allowable on-resistance without iterations.

Logic transistors'  $L_n$  and  $L_p$  are usually selected minimum values in design rules per process.  $W_n$  and  $W_p$  are determined by allowable fan-outs (default is 3) or minimum values without iterations.

These element size calculation formulas are similar enough to manage by our program software.

## 4. Requirements of our automated DAC design tool

We strongly believe above DAC design methodology is suitable for automated designs up to GHz operation. We have started development of automated DAC design tool. The inputs are;

- Given DAC bit size
- Either C or R, and given unit value or output value
- Conversion speed
- Design rule table from each process technology kit It guarantees process portability, and at least X axis scalable.
- Evaluation function (area or aspect ratio, etc.) to determine final n value
- Best match n or all n cases can be designed.
- Additional switch option for ADC bottom plate injection, etc.

Full automation or semi automation

- The outputs are;
- · Layout
- Schematics for LVS or manual modification
- DRC, LVS, LPE results if required (basically clean by automated design)

### 5. Automated layout, schematic drawing tool design

We have developed a prototype program for 9bit R-DAC layout and schematic synthesis with SKILL language shown in Fig.6. Element size calculator calculates each L and W from DAC spec and process design rule kit, based on proposed DAC design knowledge. Slice layout and schematic generator generates proposed slice structure by using DAC design knowledge. Entire DAC layout is generated with tile layout and schematic generator. Our layout approach is straight forward slice placement as tiles basically without additional routing, without iteration and without compaction.

Layout is separated base layers and wiring layers, because base layers are really repeatable and routing layers have more logic variations per slice. We have reported some software architectures  $^{(6)(9)}$ .



Fig.6 proposed automated design flow

#### 6. Experimental results

We applied proposed design methodology in section 2 and 3 with manual design, before our automated program is ready.

Fig.7 is layout design of 6bit SAR ADC, including 6bit 900Msps C-DAC within 0.003mm<sup>2</sup> in 65nm CMOS process.

Fig.8 was reported <sup>(5)(9)(10)(11)</sup> 12bit SAR ADC including



Fig.7 6bit SAR ADC layout including 6bit 900Msps C-DACs



Fig.8 12bit SAR ADC layout including 12bit 1Gsps C-DACs

a pair of 12bit C-DACs. The C-DAC works 1Gsps, less than 2mW, laid out with in 0.0035mm<sup>2</sup> in 65nm CMOS process.



Fig.9 An automated design result of 9bit R-DAC  $\,$ 

Fig.9 is a fully automated design result of 9 bit R-DAC by using our prototype program. This result is updated from previous report  ${}^{(5)(6)}$  for better DAC linearity.

## REFERENCES

- G.G.E. Gielen, and R.A. Rutenbar, "Computer-Aided Design of Analog and Mixed -Signal Integrated Circuits", Proc of IEEE, Vol.88, No.12, Dec 2000, p.1825-1852
- (2) E. Malavasi, E. Charbon, E. Felt and A. Sangiovanni, "Automation of IC Layout with Analog Constraints" Trans on Computer-aided Design of Integrated Circuits, Vol.15, No.8, Aug 1996, p923-942
- (3) G.G.E.Gielen and J.E.Franca, "CAD Tools for Data Converter Design: An Overview", Trans on Circuits and Systems-II: Analog and Digital Signal Processing, Vol.43, No.2, Feb 1996, p.77-89
- (4) N.C. Horta, J.E. Franca and C.A. Leme, "Framework for Architecture Synthesis of Data Conversion Systems Employing Binary-Weighted Capacitor Arrays", ISCAS91, Vol.3, p.1789-1792
- (5) M.Sugawara, K.Mori, S.Lee, M.Miyahara, A.Matsuzawa, "Proposal of layout-driven 1/2.8 size DAC design methodology", Silicon Analog RF study committee by IEICEJ, Nov.2013,
- (6) K.Mori, M.Sugawara, M.Miyahara, A.Matsuzawa, "Automated synthesis of 9bit DAC", Silicon Analog RF study committee by IEICEJ, Aug. 2013
- (7) Z.Xu, M.Miyahara, A.Matsuzawa, "A 1ps-resolution Integrator -based Time-to-Digtal Converter Using a SAR-ADC in 90nm CMOS", NEWCAS 2013 IEEE 11th International, 16-19
- (8) M.Sugawara, K.Mori, M.Miyahara, A.Matsuzawa, "A proposal of "2R-R+ segment DAC" architecture and its design methodology", Silicon Analog RF study committee by IEICEJ, Nov. 2013
- (9) K.Mori, M.Sugawara, M.Miyahara, A.Matsuzawa, "Conversion methodology from manual layout to automatic layout for analog LSI design", LSI and System Workshop 2013, ICD, IEICE, May 2013
- (10) H.Kawaraguchi, S.Lee, T.Hirato, M.Sugawara, M.Miyahara, A.Matsuzawa, "Development of Scalable 12bit SAR ADC", Silicon Analog RF study committee by IEICEJ, Nov. 2013
- (11) Z.Xu, S.J.Lee, M.Miyahara, A.Matsuzawa, "A 0.84ps-LSB 2.47mW Time-to-Digital Converter Using Charge Pump and SAR-ADC", IEEE CICC, Sep. 2013.