## **Evaluation of a Multi-Line De-Embedding Technique up to 110 GHz for Millimeter-Wave CMOS Circuit Design**

## Ning LI<sup>†a)</sup>, Nonmember, Kota MATSUSHITA<sup>†</sup>, Naoki TAKAYAMA<sup>†</sup>, Student Members, Shogo ITO<sup>†</sup>, Nonmember, Kenichi OKADA<sup>†</sup>, and Akira MATSUZAWA<sup>†</sup>, Members

SUMMARY An L-2L through-line de-embedding method has been verified up to millimeter wave frequency. The parasitics of the pad can be modeled from the L-2L through-line. Measurement results of the transmission lines and transistors can be de-embedded by subtracting the parasitic matrix of the pad. Therefore, the de-embedding patterns, which is used for modeling active and passive devices, decrease greatly and the chip area also decreases. A one-stage amplifier is firstly implemented for helping verifying the de-embedding results. After that a four-stage 60 GHz amplifier has been fabricated in CMOS 65 nm process. Experimental results show that the four-stage amplifier realizes an input matching better than -10.5 dB and an output matching better than -13 dB at 61 GHz. A small signal power gain of 16.4 dB and a 1 dB output compression point of 4.6 dBm are obtained with a DC current consumption of 128 mA from a 1.2 V power supply. The chip size is 1.5 mm  $\times 0.85$  mm.

key words: CMOS amplifier, transmission line, millimeter wave, deembedding, 60 GHz

#### 1. Introduction

Nowadays many publications about millimeter wave (MMW) transceivers and its building blocks have been published both from academia and industry [1]–[9]. According to IEEE 802.15.3c a 9 GHz wide-band at 60 GHz can be used without license for Gbps wireless applications such as wireless personal area network (WPAN), wireless high definition multimedia interface (HDMI), point to point links and so on. Accompanying with the scaling down of the CMOS technology,  $f_{\rm T}$  and  $f_{\rm max}$  of transistors are achieved above 100 GHz, making an all-CMOS solution at 60 GHz feasible. The merits of low cost compared with other technology such as GaAs and SiGe, and high integration of CMOS process make it a good candidate for the 60 GHz applications [10].

At MMW frequency device modeling becomes very important since the model provided by foundries are not accurate any more. Test elementary group (TEG) of passive and active devices including pads and interconnects for measurement have been implemented before circuits design. Transmission lines (T-line) are usually employed in matching network for firstly designing MMW circuits since it is scalable and can be easily modeled. The model of the Tlines will affect the simulation accuracy of the circuit there-

Manuscript revised September 8, 2009.

a) E-mail: lining@ssc.pe.titech.ac.jp

fore it is very important to model the T-line accurately.

To obtain the characteristics of the device under test (DUT), a proper de-embedding method is required to eliminate the parasitics. Open-short (OS) and open-shortthrough (OST) method have been often used and the accuracy has been proved at low frequency [11], [12]. But it becomes very difficult to realize an ideal short circuit at MMW frequency. Through-only de-embedding method is simple and has been verified up to 110 GHz [13]. In this method a through-pattern is implemented and measured. By using the measured S-parameter the parasitics of the pad can be calculated which is modeled as a  $\pi$ -type lumped constant circuit. However, in through-only method, the length of the through-line is required to be very short to match with the  $\pi$ -type lumped model. The isolation between the probes becomes a problem due to the coupling at MMW frequency, which makes the measurement becomes very difficult, especially for passive devices. A method by using two T-lines with different length has been explained in [14]. It has been proved to be a very accurate method for de-embedding the T-lines. But large chip area is required by using this method to de-embed different types of the T-lines because two lines with different length are needed for de-embedding each type of the T-lines. Cost becomes a severe problem especially for advanced CMOS process such as 65 nm process. An ideal through can be generated by an L-2L through-line method [15]. Therefore the parasitics of the pad can be calculated and modeled by using the  $\pi$ -type lumped model. And there is no requirement for the length of the through-line to be short. The isolation between the probes is not a problem any more by using this method. Although this method has been reported to de-embed interconnects under 10 GHz in [15]. The validity up to 110 GHz and applicability to other DUTs has been proved in this paper.

The structure of this paper is as follows: The detail of the de-embedding method is discussed in Sect. 2. Section 3 firstly describes the de-embedding results of the T-lines and the transistors, then a one-stage amplifier which is employed to verify the model. The implementation and measurement results of a four-stage amplifier are given in Sect. 4. Section 5 presents the final conclusion.

## 2. L-2L Through-Line De-Embedding Method

As shown in Fig. 1, two through-lines with a length of L and 2L have been utilized. The T-line can be decomposed into

Manuscript received June 19, 2009.

<sup>&</sup>lt;sup>†</sup>The authors are with the Department of Physical Electronics, Graduate School of Science and Engineering, Tokyo Institute of Technology, Tokyo, 152-8552 Japan.

DOI: 10.1587/transfun.E93.A.431



Fig. 1 L-2L through-line test structures.



Fig. 2 Model of the PAD.

a cascade of five two-port networks consisting of the shunt parasitics of the pad, the intrinsic device and the series part of the pad as shown in Fig. 2. Therefore, the ABCD matrix of the T-line with a length of  $l_i$  can be represented as the following product:

$$T_{m_{\rm i}} = T_{\rm pl} T_{\rm sl} T_{l_{\rm i}} T_{\rm sr} T_{\rm pr} \tag{1}$$

where

- $T_{l_i}$  represents the intrinsic line segment of structure *i*;
- $T_{\rm pl}$  represents the parallel parasitics of the left pad;
- $T_{\rm sl}$  represents the serial parasitics of the left pad;
- $T_{\rm sr}$  represents the serial parasitics of the right pad;

 $T_{\rm pr}$  represents the parallel parasitics of the right pad. Let  $T_{\rm lpad} = T_{\rm pl}T_{\rm sl}$  and  $T_{\rm rpad} = T_{\rm pr}T_{\rm sr}$  represent the parasitic matrix of the left pad and the right pad, respectively. With  $l_2 = 2l_1$ , we can have

$$T_{m_1} = T_{\text{lpad}} T_{l_1} T_{\text{rpad}} \tag{2}$$

$$T_{m_2} = T_{\text{lpad}} T_{l_1} T_{l_1} T_{\text{rpad}}$$
(3)

$$T_{\rm lpad}T_{\rm rpad} = T_{m_1}T_{m_2}^{-1}T_{m_1} = T_{\rm thru}$$
(4)

Converting  $T_{thru}$  to Y-parameter  $Y_{thru}$ , the shunt parasitic and series parasitic can be expressed by

1

$$Y_{\text{shunt}} = Y_{\text{pad}}(1,1) + Y_{\text{pad}}(1,2)$$
(5)

$$Z_{\text{series}} = \frac{-1}{2Y_{\text{pad}}(1,2)} \tag{6}$$



Fig. 4 Calculated results by using through-only method.

So the ABDC matrix of  $T_p$  and  $T_s$  is given by

$$\mathbf{\Gamma}_{\mathrm{p}} = \begin{pmatrix} 1 & 0\\ Y_{\mathrm{shunt}} & 1 \end{pmatrix} \tag{7}$$

$$\mathbf{\Gamma}_{\rm s} = \left(\begin{array}{cc} 1 & Z_{\rm series} \\ 0 & 1 \end{array}\right) \tag{8}$$

and

$$\mathbf{\Gamma}_{\text{lpad}} = T_{\text{p}}T_{\text{s}} = \begin{pmatrix} 1 & Z_{\text{series}} \\ Y_{\text{shunt}} & Y_{\text{shunt}}Z_{\text{series}} + 1 \end{pmatrix}$$
(9)

$$\mathbf{T}_{\text{rpad}} = T_{\text{s}}T_{\text{p}} = \begin{pmatrix} Y_{\text{shunt}} Z_{\text{series}} + 1 & Z_{\text{series}} \\ Y_{\text{shunt}} & 1 \end{pmatrix}$$
(10)

$$\mathbf{T}_{\text{thru}} = \begin{pmatrix} 2Y_{\text{shunt}} Z_{\text{series}} + 1 & 2Z_{\text{series}} \\ 2Y_{\text{shunt}} (Y_{\text{shunt}} Z_{\text{series}} + 1) & 2Y_{\text{shunt}} Z_{\text{series}} + 1 \end{pmatrix}$$
(11)

Therefore, the ABCD matrix of the DUT can be obtained by

$$T_{\rm dut} = T_{\rm lpad}^{-1} T_{\rm meas} T_{\rm rpad}^{-1}$$
(12)

Figure 3 shows the de-embedding procedure.

Through-only de-embedding method also models the parasitics of the pad by using lumped components. When the length of the through-line is zero for the ideal case, the result of through-only de-embedding method is the same as that of the L-2L through-line de-embedding method. However as the length becomes longer the error becomes remarkable to treat the through-line as a lumped component. A T-line is de-embedding method. The characteristic impedance  $Z_c$ , attenuation constant  $\alpha$  and phase constant  $\beta$  of the T-line have been calculated with the length change of the through-line. The calculation result is shown in Fig. 4. The error term  $\Delta$  is given by

$$\Delta = \left| \frac{X^{L-2l} - X^L}{X^L} \right| \tag{13}$$

433

where *L* is the length of the de-embedded T-line and *l* half of the length of the through-line.  $X^L$  is the de-embedded results when l = 0. Term *X* represents the characteristics impedance  $Z_c$ , attenuation constant  $\alpha$  and phase constant  $\beta$ of a T-line. The value of L,  $Z_c^L$ ,  $\alpha^L$  and  $\beta^L$  are 400  $\mu$ m, 45  $\Omega$ , 1 dB/mm and 114.5 deg/mm, respectively. Figure 4 shows that  $\Delta \alpha$  and  $\Delta \beta$  is zero while the error term  $\Delta Z_c$  increases as *l* increasing and has a 3% difference when *l* is 50  $\mu$ m. The detail of the calculation is given in the Appendix.

## 3. De-Embedding Experimental Results

#### 3.1 Transmission Lines De-Embedding

Two kinds of T-lines have been implemented in CMOS 65 nm process. The structure of the T-lines is shown in Fig. 5. Slow-wave coplanar waveguide (SWCPW) T-lines use Metal 1 as shield. Due to the design rule Metal 1 can not shield the substrate totally. CPWs with two-metal ground T-lines use Metal 1 and Metal 2 as shield. Metal 1 and



**Fig.5** Cross section of the transmission line. (a) Slow-wave coplanar waveguide (SWCPW). (b) CPW with two-metal ground.



**Fig. 6** Micrograph of the transmission lines. (a) 400- $\mu$ m Slow-wave coplanar waveguide (SWCPW). (b) 200- $\mu$ m SWCPW. (c) 400- $\mu$ m CPW with two-metal ground. (d) 200- $\mu$ m CPW with two-metal ground.

Metal 2 are interleaved in parallel with the waveguide metal and connected in the direction perpendicular to the waveguide metal, which shield the substrate totally. SWCPW T-lines are employed to extract the parasitics of the pad by using the L-2L through-line method. After the pad is modeled, CPWs with two-metal ground have been de-embedded by eliminating the parasitics of the pad. The chip micrograph of the T-lines is shown in Fig. 6. De-embedding has been carried out in different ways for comparing. By using the method specified in [16] the characteristics of the CPWs with two-metal ground can be calculated from the S-parameters. Figure 7 shows the de-embedded result by using the OS de-embedding method. As can be seen, the characteristic impedance Z<sub>0</sub> has a large difference at high frequency which are supposed to be identical. The deembedding results by using through-only method are given in Fig. 8. As shown that the characteristic impedance and phase constant are matched very well for 200-µm and 400- $\mu$ m CPWs with two-metal ground. However, the attenuation have large difference beyond 20 GHz. The reason is considered as the coupling between the probes since the length of the through pattern is only  $40\,\mu$ m. Figure 9 gives the deembedded results by using the L-2L through-line method. Although there is little difference when the frequency is beyond 80 GHz, good matches have been realized for the 200- $\mu$ m and 400- $\mu$ m T-lines. Therefore the T-lines can be modeled accurately based on the de-embedding results.

## 3.2 Transistor De-Embedding

Transistors have also been implemented in CMOS 65 nm process. T-Lines are employed for the access lines of the transistors which can be de-embedded after modeling the T-lines. The micrograph are shown in Fig. 10. The Y-matrix and Z-matrix of the pad are subtracted from the measured matrix of the transistors. The access T-lines are also de-embedded. The maximum stable gain (MSG) and maximum available gain (MAG) of a transistor after de-embedding is given in Fig. 11. The finger width of the transistor is  $2 \,\mu$ m and the total width  $40 \,\mu$ m.



**Fig.7** Open-short de-embedding method for the characteristic impedance of 200-µm and 400-µm CPWs with two-metal ground.



**Fig.8** Through-only de-embedding method for 200- $\mu$ m and 400- $\mu$ m CPWs with two-metal ground. (a) Characteristic impedance. (b) Attenuation constant. (c) Phase constant.



**Fig.9** L-2L through-line de-embedding method for  $200-\mu m$  and  $400-\mu m$  CPWs with two-metal ground. (a) Characteristic impedance. (b) Attenuation constant. (c) Phase constant.

## 3.3 One-stage Amplifier

To verify the precision of the de-embedding method and the model of the T-line, a one-stage amplifier has been fabricated in CMOS 65 nm process. The schematic and micrograph are shown in Fig. 12. A 5.4 dB power gain at 67 GHz has been realized at a  $V_{gs}$  of 0.8 V and a  $V_{ds}$  of 1.2 V. The measured MSG of the transistor is about 9.4 dB as shown in Fig. 11. Therefore the loss of the matching network is about 4 dB. The measured and simulated results including pads are compared in Fig. 13. As can be seen that the simulation results before de-embedding does not match with the measurement results. However, the simulation results after deembedding match with the measurement results very well



Fig. 10 Micrograph of the transistor.



Fig. 11 Measured maximum stable gain or maximum available gain of a transistor at a  $V_{gs}$  of 0.8 V and a  $V_{ds}$  1.2 V.



Fig. 12 Schematic and micrograph of the one-stage amplifier.

even though the peak of  $S_{11}$  and  $S_{22}$  shifts about 2~3 GHz. There are several reasons which are considered responsible for that: (1) Inaccuracy of the DC supply impedance; (2) Modeling error related to the Tee junction and the decoupling MIM model; (3) Variation of the DC-cut capacitance. Because to model the Tee-junction accurately, a three-port test element is needed. However, due to the lack of measurement instruments, we can not measured it up to 110 GHz. Therefore, a two-port test element is utilized. As to the de-coupling MIM model, because the characteristic impedance are very low, it is very sensitive to the measurement.



**Fig. 13** Comparison between the measured and simulated results of the one-stage amplifier at a  $V_{gs}$  of 0.8 V and a  $V_{ds}$  of 1.2 V. (a)  $S_{11}$  and  $S_{22}$  with markers at 67 GHz. (b)  $S_{21}$ .

# 4. Design and Measurement Results of 4-Stage CMOS PA

By using the built models in Sect. 3 a four-stage amplifier has been designed and fabricated in CMOS 65 nm process. The measured T-lines are employed for the matching blocks. The first three stages are designed to realize a better gain matching, whereas the final output stage is optimized for a power matching. The load impedance is obtained from a load-pull analysis.

The circuit schematic of the 4-stage CMOS power amplifier is given in Fig. 14 and Fig. 15 shows the micrograph. The chip size is  $1.5 \text{ mm} \times 0.85 \text{ mm}$ . Figures 16 shows the measured and simulated S-parameters. A measured small signal power gain of 16.4 dB is obtained which is about 1.1 dB smaller than the simulated one. The reason is considered as that the non-ideal ground degenerates the source of the transistors and therefore decreases the power gain. The large signal measurement results are shown in Fig. 17. The simulation results are about 0.6 dB larger than the measurement ones. The difference can be generated from the large signal (DC) model of the transistor. And the 1 dB output compression point of 4.6 dBm at 61.5 GHz with a DC current consumption of 128 mA at a VDD of 1.2 V.

Table 1 shows the summary of the presented and conventional 60 GHz CMOS power amplifiers. The MMW CMOS power amplifier reported in this paper achieves stateof-the-art performance.



Fig. 14 Circuit schematic of the four-stage power amplifier.



Fig. 15 Micrograph of the four-stage PA.



**Fig.16** Measured and simulated S-parameters results of the four-stage amplifier. (a)  $S_{11}$  and  $S_{22}$  with markers at 61 GHz. (b)  $S_{21}$ .



**Fig. 17** Large signal characteristics of the four-stage PA. (a) Output power versus input power. (b) Large signal power gain versus input power.

## 5. Conclusion

An L-2L through-line de-embedding method has been verified up to millimeter wave frequency. The parasitics of the pad can be modeled from the L-2L through-line. Measurement results of the transmission lines and transistors can be de-embedded by subtracting the parasitic matrix of the pad. Therefore, the de-embedding patterns decrease greatly and the chip area also decreases which is used for modeling active and passive devices. A one-stage amplifier is firstly implemented for helping verifying the de-embedding results.

| Reference      | Technology | Freq. [GHz] | Gain [dB] | $P_{1dB}$ [dBm] | PAE@ $P_{1dB}$ [%] | $P_{\rm DC} [{\rm mW}]$ | $V_{\rm DD}$ [V] |
|----------------|------------|-------------|-----------|-----------------|--------------------|-------------------------|------------------|
| [2] JSSCC 2007 | 90 nm CMOS | 61          | 5.2       | 6.4             | 7.4                | 21                      | 1.5              |
| [3] ISSCC 2008 | 90 nm CMOS | 60          | 8.2       | 8.2             | 2.4                | 229                     | 1.2              |
| [4] RFIC 2008  | 90 nm CMOS | 63          | 14        | 11              | 15                 | 81                      | 1.2              |
| [5] ISSCC 2008 | 90 nm CMOS | 60          | 5.5       | 9               | 6                  | 80                      | 1                |
| [6] ISSCC 2008 | 90 nm CMOS | 60          | 13.3      | 10.5            | 8                  | 150                     | 1                |
| [7] ISSCC 2009 | 65 nm CMOS | 60          | 15.8      | 2.5             | 3.95               | 43.5                    | 1                |
| [8] ISSCC 2009 | 45 nm CMOS | 60          | 13.8      | 11              | -                  | -                       | 1.1              |
| [9] MWCL 2009  | 90 nm CMOS | 60          | 30        | 10.3            | 6                  | 178                     | 1.8              |
| This work      | 65 nm CMOS | 61.5        | 16.4      | 4.6             | 2.3                | 128                     | 1.2              |

 Table 1
 Performance summary.

After that a four-stage 60 GHz amplifier has been fabricated in CMOS 65 nm process. Experimental results show that the four-stage amplifier realizes an input matching better than -10.5 dB and an output matching better than -13 dB at 61 GHz. A small signal power gain of 16.4 dB and a 1 dB output compression point of 4.6 dBm are obtained with a DC current consumption of 128 mA from a 1.2 V power supply. The chip size is 1.5 mm  $\times$  0.85 mm.

#### Acknowledgments

This work was partially supported by MIC, STARC, and VDEC in collaboration with Cadence Design Systems, Inc., and Agilent Technologies Japan, Ltd. and Fujitsu Laboratories Ltd., Japan.

#### References

- B. Heydari, M. Bohsali, E. Adabi, and A.M. Niknejad, "Millimeterwave devices and circuit blocks up to 104-GHz in 90-nm CMOS," IEEE J. Solid-State Circuits, vol.42, no.12, pp.2893–2903, 2007.
- [2] T. Yao, M.Q. Gordon, K.K. W. Tang, K.H. K. Yau, M.T. Yang, P. Schvan, and S.P. Voinigescu, "Algorithmic design of CMOS LNAs and PAs for 60-GHz radio," IEEE J. Solid-State Circuits, vol.42, no.5, pp.1044–1056, May 2007.
- [3] T. Suzuki, Y. Kawano, M. Sato, T. Hirose, and K. Joshin, "60 and 77 GHz power amplifiers in standard 90 nm CMOS," IEEE Int. Solid-State Circuits Conference Digest of Technical Papers, pp.562– 563, Feb. 2008.
- [4] T.L. Rocca and M.-C.F. Chang, "60 GHz CMOS differential and transformer-coupled power amplifier for compact design," IEEE Radio Frequency Integrated Circuits Symposium, Digest of Papers, pp.65–68, June 2008.
- [5] D. Chowdhury, P. Reynaert, and A. Niknejad, "A 60 GHz 1v +12.3 dBm transformer-coupled wideband PA in 90 nm CMOS," IEEE Int. Solid-State Circuits Conference Digest of Technical Papers, pp.560–561, Feb. 2008.
- [6] M. Tanomura, Y. Hamada, S. Kisimoto, M. Ito, N. Orihashi, K. Maruhashi, and H. Shimawaki, "TX and RX front-ends for the 60GHz band in 90 nm standard bulk CMOS," IEEE Int. Solid-State Circuits Conference Digest of Technical Papers, pp.558–559, Feb. 2008.
- [7] W.L. Chan, J.R. Long, M. Spirito, and J.J. Pekarik, "A 60 GHzband lv 11.5 dBm power amplifier with 11% PAE in 65 nm CMOS," IEEE Int. Solid-State Circuits Conference Digest of Technical Papers, pp.380–381, Feb. 2009.
- [8] K. Raczkowski, S. Thijs, W.D. Raedt, B. Nauwelaers, and P. Wambacq, "50-to-67 GHz ESD-protected power amplifiers in digital 45 nm LP CMOS," IEEE Int. Solid-State Circuits Conference Digest of Technical Papers, pp.382–383, Feb. 2009.
- [9] J.-L. Kuo, Z.-M. Tsai, K.-Y. Lin, and H. Wang, "A 50 to 70 GHz

power amplifier using 90 nm CMOS technology," IEEE Microw. Wireless Compon. Lett., vol.19, no.1, pp.45–47, Jan. 2009.

- [10] C.H. Doan, S. Emami, D.S. A.M. Niknejad, and R.W. Brodersen, "60 GHz CMOS radio for Gb/s wireless LAN," Radio Frequency Integrated Circuits Symposium, pp.225–228, June 2004.
- [11] M. Koolen, J. Geelen, and M. Versleijen, "An improved deembedding technique for on-wafer high-frequency characterization," Bipolar Circuits and Technology Meeting, vol.19, no.1, pp.188–191, Jan. 1991.
- [12] H. Cho and D.E. Burk, "A three-step method for the de-embedding of high-frequency S-parameter measurements," IEEE Trans. Electron Devices, vol.38, no.6, pp.1371–1375, June 1991.
- [13] H. Ito and K. Masu, "A simple through-only de-embedding method for on-wafer S-parameter measurements up to 110 GHz," IEEE MTT-S International Microwave Symposium Digest, pp.383–386, June 2008.
- [14] A.M. Mangan, S.P. Voinigescu, M.-T. Yang, and M. Tazlauanu, "Deembedding transmission line measurements for accurate modeling of IC designs," IEEE Trans. Electron Devices, vol.53, no.2, pp.235– 241, Feb. 2006.
- [15] J. Song, F. Ling, G. Flynn, W. Blood, and E. Demircan, "A deembedding technique for interconnects," Electrical Performance of Electronic Packaging, pp.129–132, Oct. 2001.
- [16] W.R. Eisenstadt and Y. Eo, "S-parameter-based IC interconnect transmission line characterization," IEEE Trans. Components and Manufacturing Technology, vol.15, no.4, pp.483–490, 1992.

## Appendix

7

As shown in Fig. A·1, the ABCD matrix of the through-only pattern can be expressed by

$$\mathbf{\Gamma}_{\text{thru}}^{\text{TO}} = T_{\text{lpad}} T_{\text{line}} T_{\text{rpad}} = \begin{pmatrix} A & B \\ C & D \end{pmatrix}$$
(A·1)

where  $T_{\text{thru}}^{TO}$  is the measured through-only pattern ABCD matrix and *l* is the half length of the through-line.

$$\mathbf{T}_{\text{lpad}} = T_{\text{p}}T_{\text{s}} = \begin{pmatrix} 1 & Z_{\text{series}} \\ Y_{\text{shunt}} & Y_{\text{shunt}}Z_{\text{series}} + 1 \end{pmatrix}$$
(A·2)

$$\mathbf{T}_{\text{rpad}} = T_{\text{s}}T_{\text{p}} = \begin{pmatrix} Y_{\text{shunt}} Z_{\text{series}} + 1 & Z_{\text{series}} \\ Y_{\text{shunt}} & 1 \end{pmatrix}$$
(A·3)

$$\mathbf{T}_{\text{line}} = \begin{pmatrix} \cosh(\gamma l) & Z_{c} \sinh(\gamma l) \\ \frac{\sinh(\gamma l)}{Z_{c}} & \cosh(\gamma l) \end{pmatrix}$$
(A·4)

$$A = (2Y_{\text{shunt}}Z_{\text{series}} + 1)(\cosh^{2}(\gamma l) + \sinh^{2}(\gamma l))^{2} + 2Y_{\text{shunt}}Z_{\text{series}}\sinh(\gamma l)\cosh(\gamma l) + \frac{2Z_{\text{series}}(Y_{\text{shunt}}Z_{\text{series}} + 1)}{Z_{\text{c}}}\sinh(\gamma l)\cosh(\gamma l) \quad (A \cdot 5)$$

So the shunt admittance and series impedance calculated by using the through-only method is expressed as

$$Y'_{\text{shunt}} = Y_{11} + Y_{12},$$
 (A·18)

$$Z'_{\text{series}} = \frac{-1}{Y_{12}}.$$
 (A·19)

Therefore the ABCD matrix of the pad calculated by using the through-only method is given by

$$\mathbf{T}'_{\text{lpad}} = \begin{pmatrix} 1 & Z'_{\text{series}} \\ Y'_{\text{shunt}} & Y'_{\text{shunt}} Z'_{\text{series}} + 1 \end{pmatrix}, \qquad (A \cdot 20)$$

$$\mathbf{\Gamma}_{\text{rpad}}^{'} = \begin{pmatrix} Y_{\text{shunt}} Z_{\text{series}} + 1 & Z_{\text{series}} \\ Y_{\text{shunt}}^{'} & 1 \end{pmatrix}.$$
 (A·21)

The DUT can be de-embedded by using the following expression.

$$T_{\rm dut} = T_{\rm lpad}^{'} T_{\rm meas} T_{\rm rpad}^{'} (-1)$$
 (A·22)

Transferring the ABCD matrix to S matrix and using the method specified in [16] the characteristics of the T-line can be calculated from the S-parameters.

$$\gamma = \alpha + j\beta \tag{A·23}$$

$$e^{-\gamma(L-2l)} = \left\{ \frac{1 - S_{11}^2 + S_{21}^2}{2S_{21}} \pm K \right\}^{-1}$$
(A·24)

where L is the length of the T-line,

$$K = \left\{ \frac{(S_{11}^2 - S_{21}^2 + 1)^2 - (2S_{11})^2}{(2S_{21})^2} \right\}^{\frac{1}{2}}$$
(A·25)

$$Z = Z_0 \left\{ \frac{(1+S_{11})^2 - S_{21}^2}{(1-S_{11})^2 - S_{21}^2} \right\}^{\frac{1}{2}}$$
(A·26)

where  $Z_0$  is 50  $\Omega$ .

Changing the length of the through-only pattern, the characteristic impedance, attenuation constant and phase constant have been calculated. The calculated results is shown in Fig. 4 in Sect. 2.

Ning Li received the B.S. degree in Electronics Engineering and the M.S. degree in Physical Electronics from Xi'an Jiaotong University, China in 1999 and 2002. In 2002 she joined Department of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an, China. Currently she is studying for her Ph.D. degree in Tokyo Institute of Technology, Tokyo, Japan.



Fig. A · 1 Through-only de-embedding.

$$B = 2Z_{\text{series}}(\cosh^2(\gamma l) + \sinh^2(\gamma l))^2 + 2\left(Z_c + \frac{Z_{\text{series}}^2}{Z_c}\right)\sinh(\gamma l)\cosh(\gamma l) \qquad (A \cdot 6)$$
$$C = 2Y_{\text{shunt}}(Y_{\text{shunt}}Z_{\text{series}} + 1)(\cosh^2(\gamma l) + \sinh^2(\gamma l))^2$$

$$+ 2\frac{(Y_{\text{shunt}}Z_{\text{series}} + 1)^2}{Z_c} \sinh(\gamma l) \cosh(\gamma l) + 2Y_{\text{shunt}}^2 Z_c \sinh(\gamma l) \cosh(\gamma l)$$
(A·7)

$$D = A \tag{A.8}$$

 $Y_{\text{shunt}}$  is the shunt admittance of the pad and  $Z_{\text{series}}$  the series impedance.  $Z_{\text{c}}$  is the characteristic impedance of the through-line and  $\gamma$  the propagation constant. When l = 0,

$$A = D = 2Y_{\text{shunt}} Z_{\text{series}} + 1 \tag{A.9}$$

$$B = 2Z_{\text{series}} \tag{A.10}$$

$$C = 2Y_{\text{shunt}}Y_{\text{shunt}}Z_{\text{series}} + 1 \tag{A.11}$$

and

$$\mathbf{T}_{\text{thru}}^{\text{TO}} = \begin{pmatrix} 2Y_{\text{shunt}} Z_{\text{series}} + 1 & 2Z_{\text{series}} \\ 2Y_{\text{shunt}} (Y_{\text{shunt}} Z_{\text{series}} + 1) & 2Y_{\text{shunt}} Z_{\text{series}} + 1 \end{pmatrix}$$
 (A·12)

which is the same as  $T_{\text{thru}}$  in the L-2L de-embedding method.

By using the following functions,

$$Y_{11} = \frac{D}{B} \tag{A.13}$$

$$Y_{12} = \frac{BC - AD}{B} \tag{A.14}$$

$$Y_{21} = \frac{-1}{R}$$
 (A·15)

$$Y_{22} = \frac{A}{R} \tag{A.16}$$

The Y matrix of the through-only pattern can be obtained from the ABCD matrix

$$\mathbf{Y}_{\text{thru}}^{\text{TO}} = \begin{pmatrix} Y_{11} & Y_{12} \\ Y_{21} & Y_{22} \end{pmatrix}$$
(A·17)



**Kota Matsushita** received the B.E. degree in Electrical and Electronic Engineering from Tokyo Institute of Technology, Tokyo, Japan, in 2009. He is studying toward the M.E. degree in Department of Physical Electronics, Tokyo Institute of Technology, Tokyo, Japan. His main research interests are in RF circuit design.



Akira Matsuzawa received B.S., M.S., and Ph.D. degrees in electronics engineering from Tohoku University, Sendai, Japan, in 1976, 1978, and 1997 respectively. In 1978, he joined Matsushita Electric Industrial Co. Ltd. Since then, he has been working on research and development of analog and Mixed Signal LSI technologies; ultra-high speed ADCs, intelligent CMOS sensors, RF CMOS circuits, digital readchannel technologies for DVD systems, ultrahigh speed interface technologies for metal and

optical fibers, a boundary scan technology, and CAD technology. He was also responsible for the development of low power LSI technology, ASIC libraries, analog CMOS devices, SOI devices. From 1997 to 2003, he was a general manager in advanced LSI technology development center. On April 2003, he joined Tokyo Institute of Technology and he is a professor on physical electronics. Currently he is researching in mixed signal technologies; CMOS wireless transceiver, RF CMOS circuit design, data converters, and organic EL drivers. He served the guest editor in chief for special issue on analog LSI technology of IEICE transactions on electronics in 1992, 1997, and 2003, the vice-program chairman for International Conference on Solid State Devices and Materials (SSDM) in 1999 and 2000, the Co-Chairman for Low Power Electronics Workshop in 1995, a member of program committee for analog technology in ISSCC and the guest editor for special issues of IEEE Transactions on Electron Devices. He has published 26 technical journal papers and 46 international conference papers. He is co-author of 8 books. He holds 34 registered Japan patents and 65 US and EPC patents. In Aplil 2003 he joined, as an Professor, the Department of Physical electronics at Titech. He received the IR100 award in 1983, the R&D100 award and the remarkable invention award in 1994, and the ISSCC evening panel award in 2003 and 2005. He is an IEEE Fellow since 2002



Naoki Takayama received the B.E. degree in Electrical and Electronic Engineering from Tokyo Institute of Technology, Tokyo, Japan, in 2008. He is currently perusing the M.E. degree in Tokyo Institute of Technology, Tokyo, Japan.



**Shogo Ito** received the B.E. degree in Electrical and Electronic Engineering from Tokyo Institute of Technology, Tokyo, Japan, in 2008. He is studying toward the M.E. degree in Department of Physical Electronics, Tokyo Institute of Technology, Tokyo, Japan. His main research interests are in RF circuit design.



**Kenichi Okada** received the B.E., M.E. and Ph.D. degrees in Communications and Computer Engineering from Kyoto University, Kyoto, Japan, in 1998, 2000, and 2003, respectively. From 2000 to 2003, he was a Research Fellow of the Japan Society for the Promotion of Science in Kyoto University. From 2003 to 2007, he worked as an Assistant Professor at Precision and Intelligence Laboratory, Tokyo Institute of Technology, Yokohama, Japan. Since 2007, he has been an Associate Professor

at Department of Physical Electronics, Tokyo Institute of Technology, Tokyo, Japan. He has authored or co-authored more than 150 journal and conference papers. His current research interests include reconfigurable RF CMOS circuits for cognitive radios, 60 GHz–40 Gbps RF frontends, and 0.5V-supply clock generation. He is a member of IEEE, the Information Processing Society of Japan (IPSJ), and the Japan Society of Applied Physics (JSAP).