# A 0.5-V, 0.05-to-3.2 GHz, 4.1-to-6.4 GHz LC-VCO using E-TSPC frequency divider with forward body bias for sub-picosecond-jitter clock generation

Wei Deng, Kenichi Okada, and Akira Matsuzawa Department of Physical Electronics, Tokyo Institute of Technology 2-12-1-S3-27, Ookayama, Meguro-ku, Tokyo 152-8552, Japan E-mail: deng@ssc.pe.titech.ac.jp

Abstract—This paper investigates the adoption of LC-VCO to replace ring VCO for ultra-low-voltage sub-picosecond jitter clock generation in future 0.5-V LSI and power aware LSI. A 0.5-V LC-VCO using E-TSPC frequency divider with forward body bias technique is proposed and implemented. Significant performances, in terms of 0.6-ps jitter, 50MHz-to-6.4GHz frequency tuning range with 2 bands and sub-1mW  $P_{DC}$ , have been achieved in the measurement results.

## I.INTRODUCTION

As device scaling of the feature size in the CMOS technology continues, the increasing need in the reduction of power dissipation on electronics devices, especially on power aware LSI such as implantable medical devices and portable mobile devices, has become one of the main design concerns in today's radio frequency integrated circuits (RFICs). To reduce the power dissipation of a system, ultra-low-voltage operation has become one possible solution, especially for digital circuits where supply voltage has been reduced below the threshold voltage [1]. However, it is difficult to achieve ultra low voltage operation in analog and RF circuits since the signal-to-noise ratio (SNR) and system performances would decrease significantly, under the restrictions of signal amplitude. This is especially true for clock generator in high performance ADC/DAC, digital integrated circuits and microprocessors.

Conventionally, in the area of clock generators, ring VCOs are widely adopted due to their low power consumption, small chip area and wide tuning range compared with LC-VCOs. However, along with the scaling of the supply voltage, a practical design issue arises for ring VCOs. As explained in table 1, admittedly, for  $V_{dd} = 1.2V$ , the performance of ring VCOs is reasonable in certain specifications. Nevertheless, along with  $V_{DD}$  reducing to as low as 0.5-V, ring VCOs become infeasible due to too large jitter and unbelievable power consumption, which highlight the necessity of adopting LC-VCOs as clock generators in future 0.5-V LSI and power aware LSI application [2]. Unfortunately, as the power supply dropped to 0.5-V, conventional LC-VCOs suffer from fair power consumption, large chip area, and especially, their limited tuning range

[5][6][7][8] which is key issue for clock generation circuits to deal with different computing complexity applications and compensate the variations in supply voltage, temperature and process (PVT). Based on the previous analysis, there has been pressing demand for 0.5-V LC-VCOs with low jitter, low power consumption, small chip area and wide frequency range for clock generation circuits.

In this paper, a 0.5-V, 0.05-to-3.2 GHz and 4.1-to-6.4 GHz tuning range, 0.6-ps jitter, 0.15mm<sup>2</sup>, and sub-1mW LC-VCO using E-TSPC frequency divider with forward body bias for sub-picosecond jitter clock generation is proposed and implemented. Besides the optimization of jitter, power consumption, chip area and frequency range for 0.5-V clock generation circuits, this paper also addresses design methodologies overcoming the most challenging issues raised by voltage scaling. This paper is organized as follows. In section II, the analysis of VCO architecture and design of circuits are presented. The following section describes the measurement results of the VCO. Finally, conclusion is summarized in Section IV.

## II. ANALYSIS AND DESIGN OF VCO ARCHITECTURE

Inherently, VCOs for clock generation in digital integrated circuits or microprocessors have to deal with different computing complexity applications, such as audio, video, image, text, etc. Thus, clock generators are demanded to generate wide frequency range from several MHz to multi-GHz. Besides, due to the compensation to the variations in supply voltage, temperature and process (PVT), VCOs are also required to ensure a wide operation frequency even if the target frequency range is narrow [3]. However, it is considerably difficult for typical LC-VCOs to achieve wide frequency range under ultra-low-voltage operation.

In this paper, a 0.5-V VCO, which is capable of operating in two widely used bands, is investigated in depth for clock generation. As shown in Fig.1 the proposed wide band circuit is composed of a core VCO, divider stage 1 and stage 2. The stage1 is a switchable divider whose divide ratio can be control to 2 and 3. The stage 2 consists of 6 successive asynchronous dividers with divide ratio of 2. Frequency

| V <sub>DD</sub>                                                                                                                   | Туре | P <sub>DC</sub> | PDCPhase Noise +10dB<br>margin @ 1MHz |        |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|------|-----------------|---------------------------------------|--------|--|--|
| 1.2V                                                                                                                              | LC   | 1mW             | -121.6 dBc/Hz                         | 0.16ps |  |  |
|                                                                                                                                   | Ring | 1mW             | -91.6 dBc/Hz                          | 5.0ps  |  |  |
| 0.5V                                                                                                                              | LC   | 0.17mW          | -114.0 dBc/Hz                         | 0.38ps |  |  |
|                                                                                                                                   | Ring | 0.17mW          | -84.0 dBc/Hz                          | 12.0ps |  |  |
|                                                                                                                                   |      | 174mW           | -114.0 dBc/Hz                         | 0.38ps |  |  |
| Assumption for jitter comparison: Q=10, $\gamma_{\rm p} = \gamma_{\rm p} = 2/3$ , $V_{\rm th} = V_{\rm dd}/4$ , and M=3           |      |                 |                                       |        |  |  |
| Q: unload quality factor of resonator at $f_0$<br>$\gamma_n, \gamma_p$ : MOS channel noise factor<br>M: stage number of ring VCOs |      |                 |                                       |        |  |  |

TABLE I SCALING OF JITTER BETWEEN LC AND RING VCO

planning of the proposed architecture is also illustrated in Fig.1. The fundamental frequency  $f_0$  is output of core VCO, which can be tuned from 4.1-to-6.4GHz.  $1/2f_0$  and  $1/3f_0$  are generated by the switchable divider stage 1, which means, the continuous tuning range of 2.05-to-3.2GHz and 1.37-to-2.13GHz can be obtained with the divide-by-2 and divide-by-3 operation, respectively. Lower frequency range from 0.05-to-1.37GHz can be generated by the divider stage 2. As a result, the architecture yields two bands distributed from 0.05-to-3.2GHz (band I) and 4.1-to-6.4GHz (band II), minimizing power consumption and undesired sidebands.

## A. 0.5-V divider design

This paper proposes E-TSPC frequency dividers using forward body bias technique for 0.5-V divider stage design.

Divider stage 1 is regarded as one of the most crucial and challenging building block in this proposed VCO architecture. Three strict requirements for divider stage 1 make it challenging to design such kind of divider:

- 1.) Divider stage 1 needs to be able to operate under the power supply as low as 0.5-V with minimizing power consumption.
- 2.) Divider stage 1 needs to operate as high as output frequency of core VCO (more than 7GHz).
- Divider stage 1 needs to possess wide operation frequency range as large as the tuning range of core-VCO (more than 3GHz).



Fig.1 Frequency plan and proposed architecture

Conventional high-speed frequency dividers, which could operate at multi-gigahertz frequencies, are mainly based on current mode logic (CML), injection-locked topology and true single phase clock (TSPC) logic/extended true single phase clock (E-TSPC) logic. Typically, at high power supply, CML dividers and injection-locked divider can operate as high as 20GHz. However, as the supply voltage drops to 0.5-V, both the two implementation styles could not fulfill the requirements mentioned previously. For CML latch, since all FETs must be biased in the saturation region, the performance degrades significantly at ultra low voltage operation, or even fails to function at high frequency up to several GHz. For injection-locked topology, the locking range could not reach the requirement at the power supply of 0.5-V. Consequently, the exclusive hope for 0.5-V divider with high maximum working frequency and wide working frequency is TSPC/E-TSPC logic.

Conventionally, an E-TSPC [4] logic uses two transistors in each stage while a TSPC logic employs three transistors. Thus, E-TSPC logic with supply voltage above 1-V, the avoiding of stacked MOS structure allows higher operation frequency, which serve as better solution for low-voltage operation compared with TSPC logic. However, as the supply voltage drops to 0.5-V, the E-TSPC logic may do not work. This is because a PMOS device can only be turned on when an input signal is low enough  $(V_{in} < V_{dd} - |V_{tp}|)$ . Similarly, a NMOS can only be turned on when a input signal exceed its threshold voltage ( $V_{in} > V_{tn}$ ). As a result, there would be a dead-zone region  $(V_{tn} > V_{in} > V_{dd} - |V_{tp}|)$  if the voltage supply is not high enough  $(V_{dd} < V_{tn} + |V_{tp}|)$ . In this deadzone region, E-TSPC logic would fail to function. Thus, the minimum supply voltage for E-TSPC should be larger than  $V_{tn} + |V_{tp}|$ . As an example, for standard 90nm CMOS process,  $V_{tn}=0.35$ -V,  $|V_{tp}|=0.33$ -V, and the minimum supply voltage is 0.68-V. In addition, the minimum supply voltage can only provide the condition which E-TSPC logic could work. Higher power supply or lower threshold voltage is necessary to obtain maximum operation frequency  $(f_{max})$ .

Based on analysis above, it can be naturally to employ E-TSPC logic using forward body bias technique (FBB) to design a divide-by-2/3 circuit as divider stage 1 and dividerby-2 circuit as one cell of divider stage 2. The schematic of the divider stage 1 and divider stage 2 based on E-TSPC logic are shown in Fig.2 and Fig.3, respectively. A 0.5-V FBB technique is applied to all NMOS to have a V<sub>tn</sub> induction of 110-mV. Similarity, A 0-V forward body bias is applied to all PMOS to have a  $|V_{tp}|$  induction of 100-mV. No additional biasing circuits are needed since the body of NMOS is directly connected to power supply and the body of PMOS is directly connected to ground. Maximum operation frequency should be improved by applying forward body bias technique.

## B. 0.5-V core-VCO design

This paper employs an LC-VCO using forward body bias technique and gate-biasing technique for 0.5-V core-VCO design.

There are four main considerations for 0.5-V core-VCO design. First of all, a stacked NMOS-PMOS-coupled LC-VCO is adopted as core-VCO, as shown in Fig.4. Low phase noise with high power efficiency can be achieved in the core-VCO since both NMOS and PMOS cross-coupled pairs provide negative resistance. In addition, forward body bias technique is employed to decrease the threshold for NMOS and PMOS of core-VCO and switch transistors of capacitor bank. For NMOS and PMOS in the core-VCO, the decreasing of threshold voltage directly leads to the increasing of transconductance of the cross-coupled transistors. As a result, the core-VCO can meet the startup constraint at the power supply of 0.5-V. For switch transistors of capacitor bank, the decreasing of threshold voltage brings the increasing of V<sub>gs</sub>. Thus, the turn-on resistance of switch transistors would be reduced, which in turn, decrease the parasitic capacitance and enlarge the tuning range. The third consideration is gate-bias technique. As depicted in Fig.4, gate bias voltage V<sub>b1</sub> and V<sub>b2</sub> are added to gate nodes of cross-coupled transistors through large resistance, which guarantee the transistors operated at moderate or strong inversion region. Finally, tail-feedback technique [10] is applied to the core-VCO to improve the phase noise with the reduction of 1/f noise.

#### **III. MEASUREMENT RESULTS**

Without applying FBB technique, at the power supply of 0.5-V, the divide-by-2/3 circuit fails to response according to simulation results. As the power supply increasing to 0.7-V, the divide-by-2/3 circuit starts to work and the maximum operation frequency is 4GHz. By applying FBB technique, at the power of 0.5-V, measurement results show that the divide-by-2/3 circuit works properly and the maximum operation frequency is 7.2GHz, which could meet the requirement of divider stage 1. Fig.5 shows the measured input sensitivity of divider stage 1 in divide-by-2 operation. The effects of FBB technique on performance of divider stage 1 are summarized in table II. According to the literature survey, it is the first time to implement high frequency divider under the power supply of 0.5-V.

Along with frequency range of 4.1-to-6.4GHz (band II) from output of core-VCO, 0.05-to-3.2GHz (band I) continuous frequency tuning is obtained by the core VCO and frequency-extended circuits. For band I, the frequency tuning range is significantly as large as 194%. The total power consumption is





Fig.4 Schematic of 0.5-V core-VCO with FBB and gate-biasing

TABLE II FBB EFFECTS ON DIVIDER STAGE 1

| Parameter               | V <sub>dd</sub> =0.5-V | V <sub>dd</sub> =0.7-V | V <sub>dd</sub> =0.5-V |  |
|-------------------------|------------------------|------------------------|------------------------|--|
|                         | (w/o FBB)              | (w/o FBB)              | (w/ FBB)               |  |
| Maximum operation freq. | not work               | 4GHz                   | 7.2GHz                 |  |
|                         | (sim.)                 | (sim.)                 | (meas.)                |  |
| Power consumption       | not work               | 0.21mW                 | 0.25mW                 |  |
|                         | (sim.)                 | (sim.)                 | (meas.)                |  |

| TABLE III SUMMARY OF VCO PERFORMANCE |                                                      |  |  |  |
|--------------------------------------|------------------------------------------------------|--|--|--|
| Technology                           | CMOS 90nm                                            |  |  |  |
| Supply Voltage                       | 0.5-V                                                |  |  |  |
| $P_{\rm DC}$ of core VCO             | 0.45-to-0.65mW                                       |  |  |  |
| $P_{\rm DC}$ of divider stage        | 0.3-to-0.35mW                                        |  |  |  |
| Total P <sub>DC</sub>                | 0.75 - 1.0mW                                         |  |  |  |
| Peak-to-peak jitter                  | 0.6-ps                                               |  |  |  |
| FOM                                  | -180 dBc/Hz                                          |  |  |  |
| FOM <sub>T</sub>                     | -204 dBc/Hz                                          |  |  |  |
| Tuning range                         | Band I: 0.05GHz – 3.2GHz<br>Band II: 4.1GHz – 6.4GHz |  |  |  |
| Core area                            | 0.15mm <sup>2</sup>                                  |  |  |  |



Fig.2 The proposed 0.5-V divide-by-2/3 divider using FBB technique



Fig.3 The proposed 0.5-V divide-by-2 divider using FBB technique



Fig.5 Measured input sensitivity of divider stage 1

 $FOM_T$  [9], which allows comparison of frequency tuning range as well as phase noise between other VCOs, is utilized.  $FOM_T$  is defined by the following equation.

$$FOM_{T} = L(f_{offset}) - 20\log\left(\frac{f_{0}}{f_{offset}} \cdot \frac{FTR}{10}\right) + 10\log\left(\frac{P_{DC}}{1mW}\right) \quad (1)$$

where  $L(f_{offset})$  is phase noise,  $f_{offset}$  is offset frequency,  $f_0$  is center frequency and  $P_{DC}$  is power consumption. FTR is frequency tuning range, which is defined as  $(f_{max} - f_{min})/((f_{max} + f_{min})/2)$  in percent figures. Table IV summarizes the comparison to other published ultra low voltage and ultra low power VCO with performances. Fig.8 compares FOM<sub>T</sub> and frequency tuning range of ultra low voltage and ultra low power LC-VCO reported in literature [5][6][7][8]. To the best knowledge of authors', this study has demonstrated the first wide tuning range and the best FOM<sub>T</sub> (-204 dBc/Hz), simultaneously, for sub-picosecond jitter clock generation.

#### IV. CONCLUSION

As addressed in this paper, the inevitable necessity of LC VCOs to replace ring VCOs for sub-picosecond jitter clock generation is investigated. Future clock generator with less jitter, lower power consumption, less chip area and wider tuning range are required in the realization of 0.5-V LSI and power aware LSI. Therefore investigations as present in this paper will become essential during the design of such clock generators.

#### ACKNOWLEDGEMENT

This work was partially supported by MIC, MEXT, STARC, NEDO, Canon Foundation, and VDEC in collaboration with Cadence Design Systems, Inc., and Agilent Technologies Japan, Ltd.

### References

- T.-C. Chen, "Where CMOS is going: Trendy hype versus real technology," *IEEE Solid-State Circuits Newsletter*, vol. 20, no. 3, pp. 5–9, Sep. 2006.
- [2] K. Okada, Y. Nomiyama, R. Murakami, and A. Matsuzawa, "A 0.114mW dual-coduction class-C CMOS VCO with 0.2-V power supply," *IEEE symp. VLSI, Circuits*, pp.228-229, Jun. 2009.
- [3] J. Maneatis, J. Kim, I. McClatchie, J. Maxey, and M. Shankaradas, "Self-Biased High-Bandwidth Low-Jitter 1-to-4096 Multiplier Clock Generator PLL," *IEEE J. Solid-State Circuits*, vol. 38, no.11, pp. 1795– 1803, Nov. 2003.
- [4] J. N. Soares, Jr. and W. A. M. Van Noije, "A 1.6-GHz dual modulusprescaler using the extended true-single-phase-clock CMOS circuittechnique (E-TSPC)," *IEEE J. Solid-State Circuits*, vol. 34, no. 1,pp. 97–102, Jan. 1999.
- [5] H.-H. Hsieh and L.-H. Lu, "A high-performance CMOS voltagecontrolled oscillator for ultra-low-voltage operations," *IEEE Trans. Microw. Theory Tech.*, vol. 55, pp. 467–473, Mar. 2007.
- [6] K. Kwok and H. C. Luong, "Ultra-low-voltage high-performance CMOS VCOs using transformer feedback," *IEEE J. Solid-State Circuits*, vol. 40, no. 3, pp. 652–660, Mar. 2005.
- [7] S.Y. Lee. And J.Y. Heish, "Analysis and implement of a 0.9-V Voltage-Controlled Oscillator with low phase and low power dissipation," *IEEE Trans, Circuits and Systems II: Express Briefs*, vol.55, no.7, pp.624-627, Jul. 2008.
- [8] D. Park and S. Cho, "Design techniques for a low-Voltage VCO with wide tuning range and low sensitivity to environmental variations," *IEEE Trans. Microw. Theory Tech.*, vol. 57, pp. 767–774, Apr. 2009.
- [9] J. Kim, J.-O. Plouchart, N. Zamdmer, R. Trzcinski, W. Kun, B.J. Gross, and M. Kim, "A 44 GHz differentially tuned VCO with 4 GHz tuning range in 0.12 μm SOI CMOS," *IEEE International Solid-State Circuits Conference Digest of Technical Papers*, pp. 416–417, Feb. 2005.
- [10] S. Hara, K. Okada, and A. Matsuzawa, "A 9.3MHz to 5.7GHz tunable LC-based VCO using a divide-by-N injection-locked frequency divider," *IEEE Asian IEEE Solid-State Circuits Conference*, pp.81-84, Nov. 2009.

| -                | Unit            | [5]            | [6]            | [7]            | [8]            |       | This work    |            |
|------------------|-----------------|----------------|----------------|----------------|----------------|-------|--------------|------------|
| Process          | -               | 0.18µm<br>CMOS | 0.18µm<br>CMOS | 0.18µm<br>CMOS | 0.18µm<br>CMOS |       | 90nm<br>CMOS |            |
| V <sub>DD</sub>  | V               | 0.6            | 0.5            | 0.9            | 0.5 0.43       |       | 0.5          |            |
| Frequency        | GHz             | 5.3~6          | 3.65~3.76      | 2.17~2.73      | 2.15~2.62      |       | 4.1 ~ 6.4    | 0.05 ~ 3.2 |
| DC power         | mW              | 3.0            | 0.57           | 2.7            | 0.365          | 0.233 | 0.45~0.65    | 0.75~1.0   |
| Chip area        | mm <sup>2</sup> | 0.5            | 0.23           | N.A            | 0.31           |       | 0.15         |            |
| Tuning range     | MHz             | 700            | 90             | 560            | 470            |       | 2300         | 3150       |
| FTR              | %               | 8.1            | 3              | 22.8           | 20             |       | 44           | 194        |
| FOM <sub>T</sub> | dBc/Hz          | -188           | -183           | -193           | -196           | -197  | -198         | -204       |

TABLE IV COMPARISON OF PUBLISHED ULTRA-LOW-VOLTAGE VCOs



Fig.6 Chip microphotograph







Fig.8 Comparison of FOM<sub>T</sub> and tuning range between ultra-low-voltage VCOs